

### DRIFT: Decoupled compileR-based Instruction-level Fault-Tolerance

Konstantina Mitropoulou <sup>†</sup>, Vasileios Porpodas <sup>†</sup> and Marcelo Cintra<sup>†\*</sup>

School of Informatics, University of Edinburgh <sup>†</sup> Intel Labs Braunschweig<sup>\*</sup>

LCPC 2013

slide 1 of 21

www.inf.ed.ac.uk



#### Outline

- Transient Errors
- Compiler-based Error Detection
- DRIFT
- Performance & Fault Coverage Evaluation
- Conclusions



#### **Transient Errors**

As hardware errors become more frequent

 $\hookrightarrow$  increased need for high-reliable and low-overhead error detection methodologies

Main sources of hardware errors :

- small transistor technologies
- voltage scaling

Transient errors are:

- temporal phenomena
- the most frequent type of errors
- easy to handle at run-time







## Dual-modular error detection:

• *replicates* the computation





- *replicates* the computation
- compares the two outputs





- *replicates* the computation
- compares the two outputs
- if the outputs are identical, then the execution *continues* normally





- *replicates* the computation
- compares the two outputs
- if the outputs are identical, then the execution *continues* normally
- in case of an error, the execution rolls back to the last checkpoint





#### Synchronized Error Detection



Synchronized Error Detection





original code

(a) No Error Detection



















#### **Basic-block Fragmentation Example**

#### **Synchronized Error Detetction**





#### **Basic-block Fragmentation Example**

#### **Synchronized Error Detetction**





### Synchronized VS Decoupled Error Detection



Synchronized Error Detection



**Decoupled Error Detection** 









1. not constrained by the limitations of code motion





- 1. not constrained by the limitations of code motion
- 2. it is OK to break the program semantics of the error detection code





- 1. not constrained by the limitations of code motion
- 2. it is OK to break the program semantics of the error detection code
- 3. no effect on fault-coverage



#### **DRIFT** Example

#### **Decoupled Error Detection**



slide 10 of 21



#### **Decouple Factor**

Decouple factor is a metric that describes the number of checks that are clustered together. Increasing the decouple factor has three side-effects:

- decrease the impact of basic-block fragmentation
- increase the probability to reduce the fault-coverage
- increase the probability to create congestion on the hardware (e.g. predicate register pressure, fully occupied functional units)



$$\begin{array}{|c|c|} code \\ \hline replication \\ \hline r2 = r1 + 1 \\ \hline r1 + 1 \\ \hline r2 = r1 + 1 \\ \hline r1 + 1 \\ \hline r2 = r1 + 1 \\ \hline r1 + 1 \\ \hline r2 = r1 + 1 \\ \hline r1 + 1 \\ \hline r2 = r1 + 1 \\ \hline r1 + 1 \\ \hline r2 = r1 + 1 \\ \hline r1 + 1 \\ \hline r2 = r1 + 1 \\ \hline r1 + 1 \\ \hline r2 = r1 + 1 \\ \hline r1 + 1 \\ \hline r2 = r1 + 1 \\ \hline r1 + 1$$















#### **Experimental Setup**

- Compiler
  - GCC-4.5.0
- Performance Evaluation
  - DELL PowerEdge 3250 server with 2x1.4GHz Intel Itanium 2 processors
- Fault-coverage Evaluation
  - SKI simulator
- Benchmarks
  - MediabenchII
  - SPEC CINT2000
- Compare
  - NOED: No Error Detection
  - SWIFT: Synchronized technique
  - DEC-x: different values of decouple factor



#### **Performance Evaluation**





#### Performance Evaluation

#### Example of benchmark with few checks per basicblock:



Number of Checks in BB



#### Performance Evaluation

#### Example of benchmark with many checks per basicblock:



Number of Checks in BB



#### Fault Coverage Evaluation

- Single-Event Upset (SEU) fault model
- Monte Carlo simulations:
  - 1 count dynamic instructions
  - 2 randomly pick one instruction
  - **3** randomly flip one bit of the instruction's output
  - 4 execute the program
  - **5** repeat steps 2-4 for 300 times for each implementation of each benchmark
- Errors taxonomy:
  - benign errors: result in correct output
  - *detected errors*: are the errors that a technique detects
  - exceptions: are the errors that raise exceptions
  - data corrupt errors: change program's output
  - time-out errors: result in infinite execution of the program.
    slide 17 of 21
    www.inf



SWIFT

1.OED SEC.2 JEC -J.C.S

OFC IS ORC.INK

### Fault Coverage Evaluation (1)





SWIET

1 OFD SEC.2 JEC -JEC S

DEC IS ORC INK



### Fault Coverage Evaluation (2)













#### Conclusions

- Basic-block fragmentation restricts scheduler from performing aggressive code motion optimisations.
- DRIFT breaks the execute-check-confirmexecute cycle and produces scheduler-friendly code.
- DRIFT outperforms state-of-the-art up to 29.7% and reduces the error detection overhead to x1.29 (on average).
- DRIFT's performance gains have no impact on fault-coverage.



### DRIFT: Decoupled compileR-based Instruction-level Fault-Tolerance

Konstantina Mitropoulou <sup>†</sup>, Vasileios Porpodas <sup>†</sup> and Marcelo Cintra<sup>†\*</sup>

School of Informatics, University of Edinburgh <sup>†</sup> Intel Labs Braunschweig<sup>\*</sup>

LCPC 2013

slide 21 of 21

www.inf.ed.ac.uk